|
|
@@ -0,0 +1,312 @@ |
|
|
|
update=Mi 25 Nov 2020 19:36:47 CET |
|
|
|
version=1 |
|
|
|
last_client=pcbnew |
|
|
|
[general] |
|
|
|
version=1 |
|
|
|
RootSch= |
|
|
|
BoardNm= |
|
|
|
[cvpcb] |
|
|
|
version=1 |
|
|
|
NetIExt=net |
|
|
|
[eeschema] |
|
|
|
version=1 |
|
|
|
LibDir= |
|
|
|
[eeschema/libraries] |
|
|
|
[pcbnew] |
|
|
|
version=1 |
|
|
|
PageLayoutDescrFile=elabdev-black.kicad_wks |
|
|
|
LastNetListRead=dscomm.net |
|
|
|
CopperLayerCount=4 |
|
|
|
BoardThickness=1.6 |
|
|
|
AllowMicroVias=0 |
|
|
|
AllowBlindVias=0 |
|
|
|
RequireCourtyardDefinitions=0 |
|
|
|
ProhibitOverlappingCourtyards=1 |
|
|
|
MinTrackWidth=0.09 |
|
|
|
MinViaDiameter=0.356 |
|
|
|
MinViaDrill=0.2 |
|
|
|
MinMicroViaDiameter=0.45 |
|
|
|
MinMicroViaDrill=0.09999999999999999 |
|
|
|
MinHoleToHole=0.25 |
|
|
|
TrackWidth1=0.09 |
|
|
|
TrackWidth2=0.1016 |
|
|
|
TrackWidth3=0.127 |
|
|
|
TrackWidth4=0.2 |
|
|
|
TrackWidth5=0.1016 |
|
|
|
TrackWidth6=0.127 |
|
|
|
TrackWidth7=0.2 |
|
|
|
TrackWidth8=0.1016 |
|
|
|
TrackWidth9=0.127 |
|
|
|
TrackWidth10=0.2 |
|
|
|
TrackWidth11=0.1016 |
|
|
|
TrackWidth12=0.127 |
|
|
|
TrackWidth13=0.2 |
|
|
|
TrackWidth14=0.1016 |
|
|
|
TrackWidth15=0.127 |
|
|
|
TrackWidth16=0.2 |
|
|
|
TrackWidth17=0.1016 |
|
|
|
TrackWidth18=0.127 |
|
|
|
TrackWidth19=0.2 |
|
|
|
TrackWidth20=0.1016 |
|
|
|
TrackWidth21=0.127 |
|
|
|
TrackWidth22=0.2 |
|
|
|
TrackWidth23=0.1016 |
|
|
|
TrackWidth24=0.127 |
|
|
|
TrackWidth25=0.2 |
|
|
|
TrackWidth26=0.1016 |
|
|
|
TrackWidth27=0.127 |
|
|
|
TrackWidth28=0.2 |
|
|
|
ViaDiameter1=0.356 |
|
|
|
ViaDrill1=0.2 |
|
|
|
ViaDiameter2=0.45 |
|
|
|
ViaDrill2=0.2 |
|
|
|
ViaDiameter3=0.6 |
|
|
|
ViaDrill3=0.3 |
|
|
|
ViaDiameter4=0.45 |
|
|
|
ViaDrill4=0.2 |
|
|
|
ViaDiameter5=0.6 |
|
|
|
ViaDrill5=0.3 |
|
|
|
ViaDiameter6=0.45 |
|
|
|
ViaDrill6=0.2 |
|
|
|
ViaDiameter7=0.6 |
|
|
|
ViaDrill7=0.3 |
|
|
|
ViaDiameter8=0.45 |
|
|
|
ViaDrill8=0.2 |
|
|
|
ViaDiameter9=0.6 |
|
|
|
ViaDrill9=0.3 |
|
|
|
ViaDiameter10=0.45 |
|
|
|
ViaDrill10=0.2 |
|
|
|
ViaDiameter11=0.6 |
|
|
|
ViaDrill11=0.3 |
|
|
|
ViaDiameter12=0.45 |
|
|
|
ViaDrill12=0.2 |
|
|
|
ViaDiameter13=0.6 |
|
|
|
ViaDrill13=0.3 |
|
|
|
ViaDiameter14=0.45 |
|
|
|
ViaDrill14=0.2 |
|
|
|
ViaDiameter15=0.6 |
|
|
|
ViaDrill15=0.3 |
|
|
|
ViaDiameter16=0.45 |
|
|
|
ViaDrill16=0.2 |
|
|
|
ViaDiameter17=0.6 |
|
|
|
ViaDrill17=0.3 |
|
|
|
ViaDiameter18=0.45 |
|
|
|
ViaDrill18=0.2 |
|
|
|
ViaDiameter19=0.6 |
|
|
|
ViaDrill19=0.3 |
|
|
|
dPairWidth1=0.2 |
|
|
|
dPairGap1=0.25 |
|
|
|
dPairViaGap1=0.25 |
|
|
|
SilkLineWidth=0.15 |
|
|
|
SilkTextSizeV=1 |
|
|
|
SilkTextSizeH=1 |
|
|
|
SilkTextSizeThickness=0.15 |
|
|
|
SilkTextItalic=0 |
|
|
|
SilkTextUpright=1 |
|
|
|
CopperLineWidth=0.09999999999999999 |
|
|
|
CopperTextSizeV=1 |
|
|
|
CopperTextSizeH=1 |
|
|
|
CopperTextThickness=0.25 |
|
|
|
CopperTextItalic=0 |
|
|
|
CopperTextUpright=1 |
|
|
|
EdgeCutLineWidth=0.09999999999999999 |
|
|
|
CourtyardLineWidth=0.05 |
|
|
|
OthersLineWidth=0.15 |
|
|
|
OthersTextSizeV=1 |
|
|
|
OthersTextSizeH=1 |
|
|
|
OthersTextSizeThickness=0.15 |
|
|
|
OthersTextItalic=0 |
|
|
|
OthersTextUpright=1 |
|
|
|
SolderMaskClearance=0 |
|
|
|
SolderMaskMinWidth=0 |
|
|
|
SolderPasteClearance=0 |
|
|
|
SolderPasteRatio=0 |
|
|
|
[pcbnew/Layer.F.Cu] |
|
|
|
Name=F.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.In1.Cu] |
|
|
|
Name=In1.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.In2.Cu] |
|
|
|
Name=In2.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.In3.Cu] |
|
|
|
Name=In3.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In4.Cu] |
|
|
|
Name=In4.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In5.Cu] |
|
|
|
Name=In5.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In6.Cu] |
|
|
|
Name=In6.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In7.Cu] |
|
|
|
Name=In7.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In8.Cu] |
|
|
|
Name=In8.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In9.Cu] |
|
|
|
Name=In9.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In10.Cu] |
|
|
|
Name=In10.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In11.Cu] |
|
|
|
Name=In11.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In12.Cu] |
|
|
|
Name=In12.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In13.Cu] |
|
|
|
Name=In13.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In14.Cu] |
|
|
|
Name=In14.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In15.Cu] |
|
|
|
Name=In15.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In16.Cu] |
|
|
|
Name=In16.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In17.Cu] |
|
|
|
Name=In17.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In18.Cu] |
|
|
|
Name=In18.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In19.Cu] |
|
|
|
Name=In19.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In20.Cu] |
|
|
|
Name=In20.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In21.Cu] |
|
|
|
Name=In21.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In22.Cu] |
|
|
|
Name=In22.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In23.Cu] |
|
|
|
Name=In23.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In24.Cu] |
|
|
|
Name=In24.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In25.Cu] |
|
|
|
Name=In25.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In26.Cu] |
|
|
|
Name=In26.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In27.Cu] |
|
|
|
Name=In27.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In28.Cu] |
|
|
|
Name=In28.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In29.Cu] |
|
|
|
Name=In29.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.In30.Cu] |
|
|
|
Name=In30.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.B.Cu] |
|
|
|
Name=B.Cu |
|
|
|
Type=0 |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.B.Adhes] |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.F.Adhes] |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.B.Paste] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.F.Paste] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.B.SilkS] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.F.SilkS] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.B.Mask] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.F.Mask] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.Dwgs.User] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.Cmts.User] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.Eco1.User] |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.Eco2.User] |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Layer.Edge.Cuts] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.Margin] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.B.CrtYd] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.F.CrtYd] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.B.Fab] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.F.Fab] |
|
|
|
Enabled=1 |
|
|
|
[pcbnew/Layer.Rescue] |
|
|
|
Enabled=0 |
|
|
|
[pcbnew/Netclasses] |
|
|
|
[pcbnew/Netclasses/Default] |
|
|
|
Name=Default |
|
|
|
Clearance=0.09 |
|
|
|
TrackWidth=0.09 |
|
|
|
ViaDiameter=0.356 |
|
|
|
ViaDrill=0.2 |
|
|
|
uViaDiameter=0.45 |
|
|
|
uViaDrill=0.1 |
|
|
|
dPairWidth=0.2 |
|
|
|
dPairGap=0.25 |
|
|
|
dPairViaGap=0.25 |
|
|
|
[pcbnew/Netclasses/1] |
|
|
|
Name=Power |
|
|
|
Clearance=0.2 |
|
|
|
TrackWidth=0.5 |
|
|
|
ViaDiameter=1 |
|
|
|
ViaDrill=0.7 |
|
|
|
uViaDiameter=0.5 |
|
|
|
uViaDrill=0.1 |
|
|
|
dPairWidth=0.2 |
|
|
|
dPairGap=0.25 |
|
|
|
dPairViaGap=0.25 |