#135 Use of GCLK_0 for LSE output is flawed

クローズ
Michael Schloh von Bennewitz4年前に作成 · 1件のコメント

Use of GCLK_0 for LSE output is flawed

Problem environment

The clock frequency of the low speed external crystal (LSE) can be configured to output a interference free signal to selected GPIO pins, such as PB22(E5.)

Steps to reproduce

  1. Refer to the schematic
  2. Locate the PB22 (E5) pin
  3. Locate the PA22 (D8) and PA23 (D7) pins
  4. Compare the quality of routing from pins

Expected result

The GCLK_0 output is reserved for the main clock, and either PA22 or PA23 are used to copy LSE crystal output to GCLK_6 or GCLK_7.

Actual result

Main clock configuration is disregarded and LSE crystal output is copied to GCLK_0.

Severity level

This is low priority because project requirements do not mandate clock calibration.

# Use of GCLK_0 for LSE output is flawed ## Problem environment The clock frequency of the low speed external crystal (LSE) can be configured to output a interference free signal to selected GPIO pins, such as PB22(E5.) ## Steps to reproduce 1. Refer to the schematic 1. Locate the PB22 (E5) pin 1. Locate the PA22 (D8) and PA23 (D7) pins 1. Compare the quality of routing from pins ## Expected result The GCLK_0 output is reserved for the main clock, and either PA22 or PA23 are used to copy LSE crystal output to GCLK_6 or GCLK_7. ## Actual result Main clock configuration is disregarded and LSE crystal output is copied to GCLK_0. ## Severity level This is **low priority** because project requirements do not mandate clock calibration.
Michael Schloh von Bennewitz がラベル
enhancement
を追加 4年前
Michael Schloh von Bennewitz がマイルストーン Final schematic and layout design に追加 4年前
Michael Schloh von Bennewitz がラベル
duplicate
を追加 4年前
Michael Schloh von Bennewitz4年前 にコメント
オーナー

Solved by commits reported in #160.

Solved by commits reported in #160.
サインインしてこの会話に参加。
マイルストーンなし
担当者なし
1 人の参加者
期日

期日は未設定です。

依存関係

この課題に依存関係はありません。

読み込み中…
キャンセル
保存
まだ内容がありません