#59 Optimise bypass capacitances

닫힘
Michael Schloh von Bennewitz4 년 전을 오픈 · 0개의 코멘트

Optimise bypass capacitances

Problem environment

Different values of capacitance balance input to switching circuits, and sometimes multiple values are specified. Each capacitance may benefit from variation in package size due to internal parasitics and resonance.

Steps to reproduce

  1. Observe the most active ICs in schematic
  2. Follow the bypass capacitor arrays
  3. Ensure spacial arrangement
  4. Ensure different packages

Expected result

The bypass capacitor array sizes and spacial arrangement is optimal.

Actual result

The capacitor array(s) are not examined for optmial behaviour.

Severity level

This is low priority because project requirements make no mention of power supply optimisation.

# Optimise bypass capacitances ## Problem environment Different values of capacitance balance input to switching circuits, and sometimes multiple values are specified. Each capacitance may benefit from variation in package size due to internal parasitics and resonance. ## Steps to reproduce 1. Observe the most active ICs in schematic 1. Follow the bypass capacitor arrays 1. Ensure spacial arrangement 1. Ensure different packages ## Expected result The bypass capacitor array sizes and spacial arrangement is optimal. ## Actual result The capacitor array(s) are not examined for optmial behaviour. ## Severity level This is **low priority** because project requirements make no mention of power supply optimisation.
Michael Schloh von Bennewitz added the
enhancement
label 4 년 전
Michael Schloh von Bennewitz Postproject catchall 4 년 전 마일스톤을 추가하였습니다.
Michael Schloh von Bennewitz added the
wontfix
label 4 년 전
로그인하여 이 대화에 참여
마일스톤 없음
담당자 없음
참여자 1명
마감일

마감일이 설정되지 않았습니다.

의존성

이 이슈는 어떠한 의존성도 가지지 않습니다.

불러오는 중...
취소
저장
아직 콘텐츠가 없습니다.