#59 Optimise bypass capacitances

Closed
opened 3 years ago by Michael Schloh von Bennewitz · 0 comments

Optimise bypass capacitances

Problem environment

Different values of capacitance balance input to switching circuits, and sometimes multiple values are specified. Each capacitance may benefit from variation in package size due to internal parasitics and resonance.

Steps to reproduce

  1. Observe the most active ICs in schematic
  2. Follow the bypass capacitor arrays
  3. Ensure spacial arrangement
  4. Ensure different packages

Expected result

The bypass capacitor array sizes and spacial arrangement is optimal.

Actual result

The capacitor array(s) are not examined for optmial behaviour.

Severity level

This is low priority because project requirements make no mention of power supply optimisation.

# Optimise bypass capacitances ## Problem environment Different values of capacitance balance input to switching circuits, and sometimes multiple values are specified. Each capacitance may benefit from variation in package size due to internal parasitics and resonance. ## Steps to reproduce 1. Observe the most active ICs in schematic 1. Follow the bypass capacitor arrays 1. Ensure spacial arrangement 1. Ensure different packages ## Expected result The bypass capacitor array sizes and spacial arrangement is optimal. ## Actual result The capacitor array(s) are not examined for optmial behaviour. ## Severity level This is **low priority** because project requirements make no mention of power supply optimisation.
Michael Schloh von Bennewitz added the
enhancement
label 3 years ago
Michael Schloh von Bennewitz added this to the Postproject catchall milestone 3 years ago
Michael Schloh von Bennewitz added the
wontfix
label 3 years ago
Sign in to join this conversation.
No Milestone
No Assignees
1 Participants
Due Date

No due date set.

Dependencies

This issue currently doesn't have any dependencies.

Loading…
Cancel
Save
There is no content yet.