Michael Schloh von Bennewitz
|
bd529efcb4
|
Modify and consolidate both ferrite beads according to manufacturer advice.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
e308d27de8
|
Improve comment describing the backpowering function of FB2 and JP7.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
659c316ae0
|
Bump revision numbers, dates, and copyright pending release to manufacturing.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
55b36219e6
|
Improve to partially accommodate #147 bus power to backpower a host.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
47cf21d85a
|
Resolve #164 by consolidating most parts in the comment suggestion.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
c965b8a3f8
|
Adjust schematic labels, relabel D8 designator to D3, and regenerate layout.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
08e361811f
|
Route reset signal from controller chip to host, solving #153.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
eb74067f05
|
Add test points for USB data quality assurance (especially type C.)
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
d8106ebb3a
|
Add structures and circuits to support forthcoming test jig construction.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
f4a7a6cc9f
|
Bump version numbers pending panelisation and prepare to manufacture.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
4f3db6f44a
|
Correct USB bus power circuit according to reference design and adjust.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
1c8ea4862a
|
Implement design review suggestions to resolve #61 and #62.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
95df65933d
|
Resolve #128 by rerouting bus power to PA07 F3 to bus test circuit.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
1f2fe604d8
|
Connect pads from pogo pin test matrix to GND and 3V3 to future proof.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
89c95b975f
|
Bump hardware revision number pending tag for design review.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
f6764b5d5e
|
Add top layer test points to connect with bottom layer solder grid.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
40a2b218fe
|
Redevelop, correct corners, and add connections to format variants.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
dde5e9ffb4
|
Bump revision pending release to panelisation and imminent fabrication.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
06ee3e4234
|
Resolve #80 and #89 by adding a 1 uF decoupling capacitor and connector.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
8e36a89bf0
|
Resolve #72 and #74 by rerouting traces, jumpers, and pads.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
fa1bcf02a3
|
Add a Grove connector, audio level sensor, and remove a UART test point.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
f332c465c1
|
Correct serial connector library symbol for future compatability.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
06be85075b
|
Renumber and bump version pending layout edition of ST SoC migration.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
f124b45881
|
Correct flawed connector symbol in schematic for SiP architecture.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
e1e0f5c1d5
|
Redesign for STM32WL SoC architecture, add features, and bump version.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
5da94c3830
|
Include a solderfield breadboard to support daughterboard development.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
c0aa16f26e
|
Resolve #35 add a board to board connector to prepare daughterboards.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
6c7b76d799
|
Bump hardware revision number pending milestone progress and test cycle.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
2fa32f80c2
|
Add test points to allow flexible postassembly prototype debugging.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
cc5a03834a
|
Correct power circuit in LED parts that require a power flag.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
636ecc14e6
|
Correct flawed ground short in secure element authentication circuit.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
57d2b72b53
|
Add test point loops and correct sized mounting holes.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
2a1cbb6ddb
|
Add nested part to allow either DFN or SOIC EEPROMs to be used.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
69acaf3e33
|
Add EEPROM, jumpers, and connector pending migration to hat format.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
54e8c2e73c
|
Correct schematics after electric rules check results in warnings.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
a88a134751
|
Update existing schematics after modification and subsequent reannotation.
|
il y a 4 ans |
Michael Schloh von Bennewitz
|
fc60477441
|
Correct poor abstraction bug #4 and generally complete Microchip circuits.
|
il y a 4 ans |