270 次代码提交 (REL_2)
 

作者 SHA1 备注 提交日期
  Michael Schloh von Bennewitz 812a589f28 Regenerate schematic designs for use in RF analysis and consultation. 4 年前
  Michael Schloh von Bennewitz ca4f317856 Update the automated placement configuration accordingly. 4 年前
  Michael Schloh von Bennewitz fb71af7c10 Resolve #160 by laboriously rerouting test point trace to an unsused pin. 4 年前
  Michael Schloh von Bennewitz 55b36219e6 Improve to partially accommodate #147 bus power to backpower a host. 4 年前
  Michael Schloh von Bennewitz 47cf21d85a Resolve #164 by consolidating most parts in the comment suggestion. 4 年前
  Michael Schloh von Bennewitz 731c5e9822 Correct load capacitor values for LSE and modify HSE on assumptions. 4 年前
  Michael Schloh von Bennewitz bbe2fa3ba0 Track feeder areas in use to contrast with DNP or derivative models. 4 年前
  Michael Schloh von Bennewitz 33ff35773c Begin process of reducing unique part count by DNP identifying 0R. 4 年前
  Michael Schloh von Bennewitz c965b8a3f8 Adjust schematic labels, relabel D8 designator to D3, and regenerate layout. 4 年前
  Michael Schloh von Bennewitz bb1358e0cd Try to resolve #161 and #162 mechanical engineering problems. 4 年前
  Michael Schloh von Bennewitz 9983967507 Add a specifications based representation of a J-Link mini device. 4 年前
  Michael Schloh von Bennewitz 59b01f1a56 Resolve 155 by adding minimal but important extra notation for alternates. 4 年前
  Michael Schloh von Bennewitz a137ed3acd Modify parts list according to recent diode and resistance corrections. 4 年前
  Michael Schloh von Bennewitz b810dbe634 Resolve #154 again by correcting the 2mm and 1,6mm mounting holes to 1,8mm. 4 年前
  Michael Schloh von Bennewitz a2fe5b3342 Resolve #158 and #159 by balancing resistance values of light diodes. 4 年前
  Michael Schloh von Bennewitz 7d6f26ec2c Improve placement of ground indicator symbol in the bottom silkscreen. 4 年前
  Michael Schloh von Bennewitz 12d95a2a2f Add a provisional (used in panelisation) frame design and solve #154. 4 年前
  Michael Schloh von Bennewitz 72d65899a0 Solve automation vision errors #145 by positioning and removing fiducials. 4 年前
  Michael Schloh von Bennewitz e64c25bb4e Integrate new reset host interface, documented in #153 and 08e3618. 4 年前
  Michael Schloh von Bennewitz 08e361811f Route reset signal from controller chip to host, solving #153. 4 年前
  Michael Schloh von Bennewitz e6845790e5 Remove partless entries corresponding with solder jumpers and annotate. 4 年前
  Michael Schloh von Bennewitz 062c71befc Add a openocd(1) configuration, to enable user firmware programming. 4 年前
  Michael Schloh von Bennewitz 84c7614e99 Hack the horizontal J4 UART connector notation to accommodate an edge. 4 年前
  Michael Schloh von Bennewitz f790aa3252 Reposition fiducials according to automation test results, and add FID6. 4 年前
  Michael Schloh von Bennewitz 7f64df9903 Improve notations of programming connector headers avoiding JTAG. 4 年前
  Michael Schloh von Bennewitz 8c965b9b90 Modify tape feeder pick configuration to improve handling of parts. 4 年前
  Michael Schloh von Bennewitz 7af8ba97f5 Improve fiducial size, form, placement, and structure to resolve #145. 4 年前
  Michael Schloh von Bennewitz eb74067f05 Add test points for USB data quality assurance (especially type C.) 4 年前
  Michael Schloh von Bennewitz a2e76541c1 Remove MPLab Snap because it fails on all Opensource (GDB) applications. 4 年前
  Michael Schloh von Bennewitz c7e1804622 Add MPLab Snap and STLink V3Mini devices as candidate programmers. 4 年前
  Michael Schloh von Bennewitz d6f0deb432 Increase track widths and reduce (sloppy) vias in RF paths to antennas. 4 年前
  Michael Schloh von Bennewitz 1aa5ae7f55 Provisionally added chip programmer dimensions and hole spacing. 4 年前
  Michael Schloh von Bennewitz 02bbb27912 Remove paste from unpopulated chip antenna passive pads and clarify. 4 年前
  Michael Schloh von Bennewitz 50e65f2bcb Add mounting holes to the test jig and avoid upside down text in panels. 4 年前
  Michael Schloh von Bennewitz d8106ebb3a Add structures and circuits to support forthcoming test jig construction. 4 年前
  Michael Schloh von Bennewitz 4f9180baf2 Add configuration for a first revision of the education destined device. 4 年前
  Michael Schloh von Bennewitz fadea4cfdb Add test, debug, and program files for hardware attached on top EEPROM. 4 年前
  Michael Schloh von Bennewitz 70ff0c71ff Develop the placement configuration pending assembly of release 0.9.2. 4 年前
  Michael Schloh von Bennewitz 5a29587d8e Work on #141 by integrating pi networks to match impedence in antennas. 4 年前
  Michael Schloh von Bennewitz 7927ab7047 Roughly inform of the code complete and release status pending production. 4 年前
  Michael Schloh von Bennewitz fd8033c28a Import project samples to illustrate hardware features in ARM firmware; 4 年前
  Michael Schloh von Bennewitz 3b87055112 Import a sample solution and corresponding logic pending project import. 4 年前
  Michael Schloh von Bennewitz b5efdccec2 Clear area pending integration of current set of firmware projects. 4 年前
  Michael Schloh von Bennewitz b3b668c47c Calibrate for tooling update to 0.9.2 and prepare for placments. 4 年前
  Michael Schloh von Bennewitz c42820dfaa Update according to latest state of the SMT assembly lab toolset. 4 年前
  Michael Schloh von Bennewitz dfae2135e6 Adjust label spacing slightly on designator text in the silkscreen. 4 年前
  Michael Schloh von Bennewitz c80ec05067 Correct electronic design rules check results pending imminent release. 4 年前
  Michael Schloh von Bennewitz 035f934f79 Repour lost filled areas on all layers, forgotten in last commit. 4 年前
  Michael Schloh von Bennewitz e71589f739 Reshape and position the hack that silkscreen indicator bar. 4 年前
  Michael Schloh von Bennewitz 7d0f59100f Add forgotten but used in layout replacement for cut holes a module. 4 年前