#118 Capacitor C18-19 values are wrong

Cerrada
abierta hace 4 años por Michael Schloh von Bennewitz · 1 comentarios

Capacitor C18-19 values are wrong

Problem environment

The low speed external (LSE) crystal load capacitance is fixed but the stray capacitance is not, and our board adds more capacitance than is reflected in the schematic.

Steps to reproduce

  1. Use a oscilloscope
  2. Test the LSE frequency

Expected result

The LSE frequency (according to load capacitance and C18/C19 is exactly the specified value.

Actual result

The LSE frequency is so wrong, that DFLL and DPLL clocks cannot synchronise to it.

Severity level

This is high priority because the MCU clocks fail to lock and program execution is accordingly corrupted.

# Capacitor C18-19 values are wrong ## Problem environment The low speed external (LSE) crystal load capacitance is fixed but the stray capacitance is not, and our board adds more capacitance than is reflected in the schematic. ## Steps to reproduce 1. Use a oscilloscope 1. Test the LSE frequency ## Expected result The LSE frequency (according to load capacitance and C18/C19 is exactly the specified value. ## Actual result The LSE frequency is so wrong, that DFLL and DPLL clocks cannot synchronise to it. ## Severity level This is **high priority** because the MCU clocks fail to lock and program execution is accordingly corrupted.
Michael Schloh von Bennewitz ha añadido la etiqueta
bug
hace 4 años
Michael Schloh von Bennewitz ha añadido esto al hito Layout design hace 4 años ' issues.change_milestone_at=`modificó el hito de %!s(MISSING) a %!s(MISSING) %!s(MISSING)
Michael Schloh von Bennewitz modified the milestone from Layout design to Final schematic and layout design hace 4 años

Resolved in a6fcbdf.

Resolved in a6fcbdf.
Inicie sesión para unirse a esta conversación.
No asignados
1 participantes
Fecha de vencimiento

Sin fecha de vencimiento.

Dependencias

Esta incidencia actualmente no tiene ninguna dependencia.

Cargando…
Cancelar
Guardar
Aún no existe contenido.