#118 Capacitor C18-19 values are wrong

Закрыто
открыта 4 лет назад Michael Schloh von Bennewitz · комментариев: 1
Michael Schloh von Bennewitz прокомментировал 4 лет назад

Capacitor C18-19 values are wrong

Problem environment

The low speed external (LSE) crystal load capacitance is fixed but the stray capacitance is not, and our board adds more capacitance than is reflected in the schematic.

Steps to reproduce

  1. Use a oscilloscope
  2. Test the LSE frequency

Expected result

The LSE frequency (according to load capacitance and C18/C19 is exactly the specified value.

Actual result

The LSE frequency is so wrong, that DFLL and DPLL clocks cannot synchronise to it.

Severity level

This is high priority because the MCU clocks fail to lock and program execution is accordingly corrupted.

# Capacitor C18-19 values are wrong ## Problem environment The low speed external (LSE) crystal load capacitance is fixed but the stray capacitance is not, and our board adds more capacitance than is reflected in the schematic. ## Steps to reproduce 1. Use a oscilloscope 1. Test the LSE frequency ## Expected result The LSE frequency (according to load capacitance and C18/C19 is exactly the specified value. ## Actual result The LSE frequency is so wrong, that DFLL and DPLL clocks cannot synchronise to it. ## Severity level This is **high priority** because the MCU clocks fail to lock and program execution is accordingly corrupted.
Michael Schloh von Bennewitz добавил(а) метку
bug
4 лет назад
Michael Schloh von Bennewitz добавил к этапу Layout design 4 лет назад
Michael Schloh von Bennewitz поменял целевой этап с Layout design на Final schematic and layout design 4 лет назад
Michael Schloh von Bennewitz прокомментировал 4 лет назад
Владелец

Resolved in a6fcbdf.

Resolved in a6fcbdf.
Войдите, чтобы присоединиться к обсуждению.
Нет назначенных лиц
1 участников
Срок выполнения

Срок выполнения не установлен.

Зависимости

В настоящее время эта задача не имеет зависимостей.

Загрузка…
Отмена
Сохранить
Пока нет содержимого.