#118 Capacitor C18-19 values are wrong

已關閉
Michael Schloh von Bennewitz4 年之前建立 · 1 條評論

Capacitor C18-19 values are wrong

Problem environment

The low speed external (LSE) crystal load capacitance is fixed but the stray capacitance is not, and our board adds more capacitance than is reflected in the schematic.

Steps to reproduce

  1. Use a oscilloscope
  2. Test the LSE frequency

Expected result

The LSE frequency (according to load capacitance and C18/C19 is exactly the specified value.

Actual result

The LSE frequency is so wrong, that DFLL and DPLL clocks cannot synchronise to it.

Severity level

This is high priority because the MCU clocks fail to lock and program execution is accordingly corrupted.

# Capacitor C18-19 values are wrong ## Problem environment The low speed external (LSE) crystal load capacitance is fixed but the stray capacitance is not, and our board adds more capacitance than is reflected in the schematic. ## Steps to reproduce 1. Use a oscilloscope 1. Test the LSE frequency ## Expected result The LSE frequency (according to load capacitance and C18/C19 is exactly the specified value. ## Actual result The LSE frequency is so wrong, that DFLL and DPLL clocks cannot synchronise to it. ## Severity level This is **high priority** because the MCU clocks fail to lock and program execution is accordingly corrupted.
Michael Schloh von Bennewitz added the
bug
label 4 年之前
Michael Schloh von Bennewitz 新增至Layout design 里程碑 4 年之前
Michael Schloh von Bennewitz 4 年之前 修改了里程碑 Layout designFinal schematic and layout design

Resolved in a6fcbdf.

Resolved in a6fcbdf.
登入 才能加入這對話。
No Assignees
1 參與者
Due Date

No due date set.

Dependencies

This issue currently doesn't have any dependencies.

Loading…
取消
儲存
尚未有任何內容