#118 Capacitor C18-19 values are wrong

Slēgta
Michael Schloh von Bennewitz atvēra pirms 4 gadiem · 1 komentāri

Capacitor C18-19 values are wrong

Problem environment

The low speed external (LSE) crystal load capacitance is fixed but the stray capacitance is not, and our board adds more capacitance than is reflected in the schematic.

Steps to reproduce

  1. Use a oscilloscope
  2. Test the LSE frequency

Expected result

The LSE frequency (according to load capacitance and C18/C19 is exactly the specified value.

Actual result

The LSE frequency is so wrong, that DFLL and DPLL clocks cannot synchronise to it.

Severity level

This is high priority because the MCU clocks fail to lock and program execution is accordingly corrupted.

# Capacitor C18-19 values are wrong ## Problem environment The low speed external (LSE) crystal load capacitance is fixed but the stray capacitance is not, and our board adds more capacitance than is reflected in the schematic. ## Steps to reproduce 1. Use a oscilloscope 1. Test the LSE frequency ## Expected result The LSE frequency (according to load capacitance and C18/C19 is exactly the specified value. ## Actual result The LSE frequency is so wrong, that DFLL and DPLL clocks cannot synchronise to it. ## Severity level This is **high priority** because the MCU clocks fail to lock and program execution is accordingly corrupted.
Michael Schloh von Bennewitz pievienoja etiķeti
bug
pirms 4 gadiem
Michael Schloh von Bennewitz pievienoja atskaites punktu Layout design pirms 4 gadiem
Michael Schloh von Bennewitz nomainīja atskaites punktu no Layout design uz Final schematic and layout design pirms 4 gadiem

Resolved in a6fcbdf.

Resolved in a6fcbdf.
Pierakstieties, lai pievienotos šai sarunai.
Nav atbildīgo
1 dalībnieki
Izpildes termiņš

Izpildes termiņš nav uzstādīts.

Atkarības

Šai problēmai pagaidām nav nevienas atkarības.

Notiek ielāde…
Atcelt
Saglabāt
Vēl nav satura.